checkAd

     177  0 Kommentare Cadence Collaborates with Arm to Accelerate Hyperscale Computing and 5G Communications SoC Development

    Cadence Design Systems, Inc. (Nasdaq: CDNS) today announced that it is expanding its collaboration with Arm to speed hyperscale computing and 5G communications SoC development using Cadence tools and the new Arm Neoverse V1 and Neoverse N2 platforms. To build upon previous silicon successes where leading customers used the first-generation Arm Neoverse N1 platform and Cadence digital and verification tools on 7nm process technologies, Cadence optimized its digital and verification full flows to drive adoption of these latest platforms. Cadence also delivered comprehensive 5nm and 7nm RTL-to-GDS digital flow Rapid Adoption Kits (RAKs) to help customers optimize power, performance and area (PPA) goals and improve productivity.

    To learn more about the Arm-based solutions from Cadence, visit www.cadence.com/go/cadencearmsols.

    Anzeige 
    Handeln Sie Ihre Einschätzung zu Cadence Design Systems!
    Short
    300,76€
    Basispreis
    1,77
    Ask
    × 14,78
    Hebel
    Long
    259,23€
    Basispreis
    2,22
    Ask
    × 11,79
    Hebel
    Präsentiert von

    Den Basisprospekt sowie die Endgültigen Bedingungen und die Basisinformationsblätter erhalten Sie bei Klick auf das Disclaimer Dokument. Beachten Sie auch die weiteren Hinweise zu dieser Werbung.

    Digital Full Flow and RAKs

    The integrated digital full flow from Cadence has been proven on a 5nm, 4GHz Neoverse V1 implementation, delivering cutting-edge performance—a key capability of the Neoverse platforms. Customers working on advanced-node designs, including 3D-IC chiplets, can use the new Cadence 5nm and 7nm RAKs to implement data center server-class CPUs more efficiently and speed time to tapeout. The complete Cadence RTL-to-GDS RAKs include the Genus Synthesis Solution, Modus DFT Software Solution, Innovus Implementation System, Quantus Extraction Solution, Tempus Timing Signoff Solution and ECO Option, Voltus IC Power Integrity Solution, Conformal Equivalence Checking and Conformal Low Power.

    The digital full flow provides some key features to speed the delivery of 5nm and 7nm server-class designs, including:

    • Cadence iSpatial technology, which provides an integrated, predictable implementation flow for faster design closure
    • Integrated Tempus timing and Voltus IR analysis for true power integrity-driven timing signoff and optimization, which enables designers to deliver more reliable devices
    • The Tempus ECO Option offers signoff-accurate final design closure using path-based optimization to achieve optimal PPA

    Verification Full Flow and Engines

    In addition to benefiting from Cadence’s proven 5nm, 4GHz digital full flow, companies building Arm Neoverse-based SoCs can achieve the highest SoC-level verification throughput by leveraging Cadence’s verification full flow. In particular, the Cadence System VIP solution has been enhanced with checkers, verification plans and traffic generators to verify Arm Neoverse-based SoC coherency, performance and Arm SystemReady compliance. All Cadence verification engines, comprising Xcelium Logic Simulation, Palladium Z1 Emulation, Protium X1 Prototyping and JasperGold Formal Verification, are leveraged by these System VIP extensions to deliver a comprehensive SoC-level verification flow for Arm Neoverse-based SoCs.

    Seite 1 von 3



    Business Wire (engl.)
    0 Follower
    Autor folgen

    Cadence Collaborates with Arm to Accelerate Hyperscale Computing and 5G Communications SoC Development Cadence Design Systems, Inc. (Nasdaq: CDNS) today announced that it is expanding its collaboration with Arm to speed hyperscale computing and 5G communications SoC development using Cadence tools and the new Arm Neoverse V1 and Neoverse N2 …

    Schreibe Deinen Kommentar

    Disclaimer